![Exar XRT86VL38 Скачать руководство пользователя страница 126](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858126.webp)
XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
115
5
RxDLBW[1]
R/W
0
Receive Data Link Bandwidth
These two READ/WRITE bit fields are used to select the bandwidth for
data link message reception. Data Link messages can be received at a
4kHz rate or at a 2kHz rate on odd or even framing bits depending on
the configuration of these three bits. The table below specifies the four
different configurations.
N
OTE
: This bit only applies to T1 ESF framing format. For SLC96 and
N framing formats, FDL is a 4kHz data link channel. For T1DM, FDL is
a 8kHz data link channel.
4
RxDLBW[0]
R/w
0
3
RxDE[1]
R/W
0
D/E TimeSlot Select
These two READ/WRITE bit-fields specify the source for receive D/E
time slots. The table below shows the different sources D/E time slots
can be output to.
2
RxDE[0]
R/W
0
T
ABLE
28: R
ECEIVE
S
IGNALING
& D
ATA
L
INK
S
ELECT
R
EGISTER
(RSDLSR) T1 M
ODE
R
EGISTER
12 - T1 M
ODE
R
ECEIVE
S
IGNALING
& D
ATA
L
INK
S
ELECT
R
EGISTER
(RSDLSR) H
EX
A
DDRESS
: 0
X
n10C
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
R
X
DLBW[1:0]
R
ECEIVE
D
ATA
L
INK
B
ANDWIDTH
S
ELECTED
00
Received Data link bits are extracted in every
frame. Facility Data Link Bits (FDL) is a 4kHz data
link channel.
01
Received Data link bits are extracted in every
other frame. Facility Data Link Bits (FDL) is a 2kHz
data link channel carried by odd framing bits
(Frames 1,5,9.....)
10
Received Data link bits are extracted in every
other frame. Facility Data Link Bits (FDL) is a 2kHz
data link channel carried by even framing bits
(Frames 3,7,11.....)
11
Data link bits are extracted in every frame. Facility
Data Link Bits (FDL) is a 4kHz data link channel.
R
X
DE[1:0]
S
OURCE
FOR
R
ECEIVE
D/E T
IMESLOTS
00
RxSER_n output pin - The D/E time slots are out-
put to the receive serial data output pin (RxSER_n)
pin.
01
LAPD Controller 1 - The D/E time slots are output
to LAPD Controller 1.
10
Reserved
11
RxFRTD_n output pin- The D/E time slots are out-
put to the receive fractional output pin.