xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
192
3-0
RxCOND[3:0]
R/W
0000
(Continued)
0X6 =
If these bits are set to ‘0x6h’, the contents of the timeslot octet
will be substituted with the value 0xFF (VACANT Code) prior
to transmission to the Receive Backplane Interface.
0X7 =
If these bits are set to ‘0x7h’, the contents of the timeslot octet
will be substituted with the BUSY time slot code (111#_####)
prior to transmission to the Receive Backplane Interface,
where ##### is the Timeslot number.
0X8 =
If these bits are set to ‘0x8h’, the contents of the timeslot octet
will be substituted with the MOOF code (0x1A)
prior to transmission to the Receive Backplane Interface,
0X9 =
If these bits are set to ‘0x9h’, the contents of the timeslot octet
will be substituted with the A-Law Digital Milliwatt pattern
prior to transmission to the Receive Backplane Interface,
0XA =
If these bits are set to ‘0xAh’, the contents of the timeslot
octet will be substituted with the
µ
-Law Digital Milliwatt pattern
prior to transmission to the Receive Backplane Interface,
0xB
= If these bits are set to ‘0xBh’, the MSB (bit 1) of input data is
inverted prior to transmission to the Receive Backplane
Interface.
0xC
= If these bits are set to ‘0xCh’, all input data except MSB is
inverted prior to transmission to the Receive Backplane
Interface
0xD
= If these bits are set to ‘0xDh’, the contents of the timeslot
octet will be substituted with the PRBS X
15
+ X
14
+ 1/QRTS
pattern prior to transmission to the Receive Backplane
Interface
PRBS X
15
+ X
14
+ 1 or QRTS pattern depends on PRBSType
selected in the DS1/E1 register (Address 0xn123 - bit 7)
0xE
= If these bits are set to ‘0x0E’, the input PCM data bit are
unchanged prior to transmission to the Receive Backplane
Interface
0xF
= If these bits are set to ‘0x0F’, it will configure the channel to
be D/E time slot.
The RxDE[1:0] bits in the Receive Signaling and Data Link
Select Register (RSDLSR - Register Address - 0xn10C,
bit 3-2) will determine the data destination for D/E time slots.
T
ABLE
97: R
ECEIVE
C
HANNEL
C
ONTROL
R
EGISTER
X
(RCCR 0-23) - T1 M
ODE
R
EGISTER
155-186 - T1 R
ECEIVE
C
HANNEL
C
ONTROL
R
EGISTER
X
(RCCR 0-23) H
EX
A
DDRESS
: 0
X
n360
TO
0
XN
377
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION