![Exar XRT86VL38 Скачать руководство пользователя страница 236](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858236.webp)
XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
225
1
SE
RUR/
WC
0
Synchronization Bit Error (CRC-6) Interrupt Status
This Reset-Upon-Read bit field indicates whether or not the “CRC-6
Error” interrupt has occurred since the last read of this register.
If this interrupt is enabled, then the Receive T1 Framer block will
generate an interrupt whenever the Receive T1 Framer block
detects a CRC-6 Error within the incoming T1 multiframe.
0 = Indicates that the “CRC-6 Error” interrupt has not occurred since
the last read of this register.
1 = Indicates that the “CRC-6 Error” interrupt has occurred since the
last read of this register.
0
FE
RUR/
WC
0
Framing Error Interrupt Status
This Reset-Upon-Read bit field indicates whether or not a “Framing
Error” interrupt has occurred since the last read of this register.
If this interrupt is enabled, then the Receive T1 Framer block will
generate an interrupt whenever the Receive T1 Framer block
detects one or more Framing Alignment Bit Error within the incoming
T1 data stream.
0 = Indicates that the “Framing Error” interrupt has not occurred
since the last read of this register.
1 = Indicates that the “Framing Error” interrupt has occurred since
the last read of this register.
N
OTE
: This bit doesn't not necessarily indicate that synchronization
has been lost.
T
ABLE
130: F
RAMER
I
NTERRUPT
S
TATUS
R
EGISTER
T1 M
ODE
R
EGISTER
531 T1 M
ODE
F
RAMER
I
NTERRUPT
S
TATUS
R
EGISTER
(FISR) H
EX
A
DDRESS
: 0
X
nB04
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION