xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
294
D2
RXMUTE
Receive Output Mute:
This READ/WRITE bit-field permits the user to configure the
Receive DS1/E1 Block to automatically internally pull its
Recovered Data Output pins to GND anytime (and for the
duration that) the Receive DS1/E1 LIU Block declares the
LOS defect condition.
In other words, if this feature is enabled, the Receive DS1/
E1 LIU Block will automatically “mute” the Recovered data
that is being routed to the Receive DS1/E1 Framer block
anytime (and for the duration that) the Receive DS1/E1 LIU
Block declares the LOS defect condition.
0 – Disables the “Muting upon LOS” feature. In this setting
the Receive DS1/E1 LIU Block will NOT automatically mute
the Recovered Data whenever it is declaring the LOS defect
condition.
1 – Enables the “Muting upon LOS” feature. In this setting
the Receive DS1/E1 LIU Block will automatically mute the
Recovered Data whenever it is declaring the LOS defect
condition.
N
OTE
: The receive clock is not muted when this feature is
enabled.
R/W
0
D1
EXLOS
Extended LOS Enable:
This READ/WRITE bit-field allows users to extend the num-
ber of zeros at the receive input of each channel before
RLOS is declared.
When Extended LOS is enabled, the Receive T1/E1 LIU
Block will declare RLOS condition when it receives 4096
number of consecutive zeros at the receive input.
When Extended LOS is disabled, the Receive T1/E1 LIU
Block will declare RLOS condition when it receives 175
number of consecutive zeros at the receive input.
0 = Disables the Extended LOS Feature.
1 = Enables the Extended LOS Feature.
R/W
0
D0
ICT
In-Circuit-Testing Enable:
This READ/WRITE bit-field allows users to tristate the out-
put pins of all channels for in-circuit testing purposes.
When In-Circuit-Testing is enabled, all output pins of the
XRT86VL38 are placed in “Tri-state”. When In-Circuit-Test-
ing is disabled, all output pins will resume to normal condi-
tion.
0 = Disables the In-Circuit-Testing Feature.
1 = Enables the In-Circuit-Testing Feature.
R/W
0
T
ABLE
174: M
ICROPROCESSOR
R
EGISTER
#701, B
IT
D
ESCRIPTION
- G
LOBAL
R
EGISTER
2
R
EGISTER
A
DDRESS
0x0FE2h
N
AME
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
Bit #
T
ABLE
173: M
ICROPROCESSOR
R
EGISTER
#700, B
IT
D
ESCRIPTION
- G
LOBAL
R
EGISTER
1