![Exar XRT86VL38 Скачать руководство пользователя страница 293](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858293.webp)
xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
282
D5
FLSIS_n
FIFO Limit Interrupt Status:
This RESET-upon-READ bit-field indicates whether or not the
“FIFO Limit” Interrupt has occurred since the last read of this
register.
0 = Indicates that the “FIFO Limit Status” Interrupt has NOT
occurred since the last read of this register.
1 = Indicates that the “FIFO Limit Status” Interrupt has
occurred since the last read of this register.
This bit is set to a “1” every time when FIFO Limit Status bit (bit
5 of Register 0x0Fn5) has changed since the last read of this
register.
N
OTE
: Users can determine the current state of the “FIFO
Limit” by reading out the content of bit 5 within Register
0x0Fn5
RUR/WC
0
D4
LCVIS_n
Line Code Violation Status
0 = No change
1 = Change in status occurred
RUR
0
D3
NLCDIS_n
Change in Network Loop-Code Detection Interrupt Status:
This RESET-upon-READ bit-field indicates whether or not the
“Change in Network Loop-Code Detection” Interrupt has
occurred since the last read of this register.
0 = Indicates that the “Change in Network Loop-Code Detec-
tion” Interrupt has NOT occurred since the last read of this reg-
ister.
1 = Indicates that the “Change in Network Loop-Code Detec-
tion” Interrupt has occurred since the last read of this register.
This bit is set to a “1” every time when NLCD status bit (bit 3 of
Register 0x0Fn5) has changed since the last read of this regis-
ter.
N
OTE
: Users can determine the current state of the “Network
Loop-Code Detection” by reading out the content of bit 3 within
Register 0x0Fn5
RUR/WC
0
D2
AIADIS_N
Alarm Indication Signal Status
0 = No change
1 = Change in status occurred
RUR
0
T
ABLE
162: M
ICROPROCESSOR
R
EGISTER
#561, 577, 593, 609, 625, 641, 657 & 673 B
IT
D
ESCRIPTION