XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
167
T
ABLE
83: D
ATA
L
INK
C
ONTROL
R
EGISTER
R
EGISTER
51 D
ATA
L
INK
C
ONTROL
R
EGISTER
2 (DLCR2) H
EX
A
DDRESS
: 0
X
n143
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
SLC-96
R/W
0
SLC®96 Enable, 6 bit for ESF
This READ/WRITE bit-field is used to enable or disable SLC®96
data link message transmission.
In SLC®96 framing mode:
0 - If SLC®96 framing mode is selected, regular SF framing bits will
be transmitted if this bit is set to ‘0’.
1 - If SLC®96 framing mode is selected, setting this bit to ‘1’ will
enable SLC®96 data link message transmission
In ESF framing mode:
0 - If ESF framing mode is selected, facility data link will transmit
and receive regular ESF framing bits if this bit is set to ‘0’
1 - If ESF framing mode is selected, setting this bit to ‘1’ will cause
facility data link to transmit and receive SLC®96-like message.
6
MOSA
R/W
0
MOS Abort Enable/Disable Select
This Read/Write bit-field is used to configure the transmit HDLC 2
controller to automatically transmit a MOS abort sequence (a zero
followed by 7 ones) when a MOS message is being interrupted any-
time it transitions from the MOS mode to the BOS mode.
0 = Setting this bit to ‘0’ will configure the Transmit HDLC 2 Control-
ler to insert a MOS abort sequence (a zero followed by 7 ones)
before switching to the BOS mode when the MOS message is inter-
rupted
1 = Setting this bit to ‘1’ will configure the Transmit HDLC 2 Control-
ler to not insert a MOS abort sequence (a zero followed by 7 ones)
before switching to the BOS mode when the MOS message is inter-
rupted.
5
Rx_FCS_DIS
R/W
0
Receive Frame Check Sequence (FCS) Verification Enable/Dis-
able
This READ/WRITE bit-field is used to enable or disable the Receive
HDLC 2 Controller’s to compute and verify the FCS value in the
incoming LAPD message frame
0 = Setting this bit to ‘0’ will enable the Receive HDLC Controller 2
to compute and verify the FCS value of each MOS frame.
1 = Setting this bit to ‘1’ will disable the Receive HDLC controller 2 to
compute and verify the FCS value of each MOS frame.
4
AutoRx
R/W
0
Auto Receive LAPD Message
This READ/WRITE bit field configures the Receive HDLC 2 Control-
ler to discard any incoming LAPD Message frame that exactly
match which is currently stored in the Receive HDLC 2 buffer.
0 = Setting this bit to ‘0’ will disable this feature.
1 = Setting this bit to ‘1’ will enable this feature.