xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
136
T
ABLE
51: T
RANSMIT
I
NTERFACE
C
ONTROL
R
EGISTER
- T1 M
ODE
R
EGISTER
31 - T1 M
ODE
T
RANSMIT
I
NTERFACE
C
ONTROL
R
EGISTER
(TICR) H
EX
A
DDRESS
:0
X
n120
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
TxSyncFrD
R/W
0
Tx Synchronous fraction data interface
This READ/WRITE bit-field selects whether TxCHCLK or TxSERCLK will be
used for fractional data input if fractional interface is enabled. If TxSERCLK is
selected to clock in fractional data input, TxCHCLK will be used as an enable
signal
0 = When this bit is set to ‘0’, fractional data Is clocked into the chip using
TxChCLK if fractional data interface is enabled.
1 = When this bit is set to ‘1’, fractional data is clocked into the chip using
TxSerClk. TxChClk is used as fractional data enable.
N
OTE
: The Time Slot Identifier Pins (TxChn[4:0]) still indicates the time slot
number if fractional data interface is not enabled. Fractional Interface can be
enabled by setting TxFr1544 to 1
6
Reserved
-
-
Reserved
5
TxPLClkEnb
R/W
0
Transmit payload clock enable
This READ/WRITE bit-field has two functions depending on whether the T1
framer is configured to operate in base rate or high speed modes of operation.
If the T1 framer is configured to operate in base rate:
This READ/WRITE bit-field configures the framer to output a regular clock or a
payload clock on the transmit serial clock (TxSERCLK) pin when TxSERCLK
is configured to be an output.
0 = Setting this bit to ‘0’ will configure the framer to output a 1.544MHz clock
on the TxSERCLK pin when TxSERCLK is configured as an output.
1 = Setting this bit to ‘1’ will configure the framer to output a 1.544MHz clock
on the TxSERCLK pin when transmitting payload bits. There will be gaps on
the TxSERCLK output pin when transmitting overhead bits.
TxSync Is Low
0
If the T1 framer is configured to operate in high-speed or multiplexed modes:
TxSYNC is Active Low
This READ/WRITE bit-field is used to select whether the transmit frame
boundary (TxSYNC) is active low or active high.
0 = Setting this bit to ‘0’ will select TxSync to be active “High”
1 = Setting this bit to ‘1’ will select TxSync to be active “Low”