xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
184
T
ABLE
95: T
RANSMIT
S
IGNALING
C
ONTROL
R
EGISTER
X
- T1 M
ODE
R
EGISTER
123-154 - T1 T
RANSMIT
S
IGNALING
C
ONTROL
R
EGISTER
X
(TSCR) (0-23) H
EX
A
DDRESS
: 0
X
n340
TO
0
XN
357
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
A (x)
R/W
See Note
Transmit Signaling bit A
This READ/WRITE bit-field allows users to provide signaling Bit A
in any or all 24 channels if Robbed-bit signaling is enabled
(Rob_Enb bit of this register set to 1) and if signalling data is
inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).
Signaling information is provided on a per channel basis and is
specified by registers 0xn340 to 0xn357. Register address 0xn340
represents signaling data for Time Slot 0, and register address
0xn357 represents signaling data for Time Slot 23.
6
B (y)
R/W
See Note
Transmit Signaling bit B
This READ/WRITE bit-field allows users to provide signaling Bit B
in any or all 24 channels if Robbed-bit signaling is enabled
(Rob_Enb bit of this register set to 1) and if signalling data is
inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).
Signaling information is provided on a per channel basis and is
specified by registers 0xn340 to 0xn357. Register address 0xn340
represents signaling data for Time Slot 0, and register address
0xn357 represents signaling data for Time Slot 23.
5
C (x)
R/W
See Note
Transmit Signaling bit C
This READ/WRITE bit-field allows users to provide signaling Bit C
in any or all 24 channels if Robbed-bit signaling is enabled
(Rob_Enb bit of this register set to 1) and if signalling data is
inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).
Signaling information is provided on a per channel basis and is
specified by registers 0xn340 to 0xn357. Register address 0xn340
represents signaling data for Time Slot 0, and register address
0xn357 represents signaling data for Time Slot 23.
4
D (x)
R/W
See Note
Transmit Signaling bit D
This READ/WRITE bit-field allows users to provide signaling Bit D
in any or all 24 channels if Robbed-bit signaling is enabled
(Rob_Enb bit of this register set to 1) and if signalling data is
inserted from TSCR (TxSIGSRC[1:0] = 01 in this register).
Signaling information is provided on a per channel basis and is
specified by registers 0xn340 to 0xn357. Register address 0xn340
represents signaling data for Time Slot 0, and register address
0xn357 represents signaling data for Time Slot 23.
3
Reserved
-
See Note
Reserved
2
Rob_Enb
R/W
See Note
Robbed-bit signaling enable
This READ/WRITE bit-field enables or disables Robbed-bit signal-
ing transmission. If robbed-bit signaling is enabled, signaling data
is conveyed in the 8th position of each signaling channel by replac-
ing the original LSB of the voice channel with signaling data.
0 = Setting this bit to ‘0’ will disable Robbed-bit signaling.
1 = Setting this bit to ‘1’ will enable Robbed-bit signaling.