xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
24
RxOH0
RxOH1
RxOH2
RxOH3
RxOH4
RxOH5
RxOH6
RxOH7
C11
B15
D21
F26
AA22
AE17
AE14
AF7
D11
A14
D18
H18
V18
Y14
U12
V10
O
Receive Overhead Output
This output pin, along with RxOHCLK functions as the Receive
Overhead output port to the XRT86VL38 device. The exact function
of these pins depends on whether or not the XRT86VL38 device is
configured to use the RxOHn pins for the destination of Datalink bits
or signaling bits.
DS1 Mode
If the RxOH pins have been configured to be the destination for the
Facility Data Link bits, this output pin will output the contents of the
Facility Data Link bits in ESF framing mode, Fs bits in the SLC96
and N framing mode, and R bit in T1DM mode. The data link bits
within an inbound DS1 frame will be output to the RxOHn pins.
The RxOHn output pins can be selected as the destination for the
Data link bits by programming the RxDL[1:0] bits (from register
0xn10C) to ‘10’.
If configured appropriately, signaling information can also be output
to the RxOHn output pins. By programming the OH_ENB bit (bit 5
from register location -0xn3A0-0xn3BF) to ‘1’, RxOHn pins will out-
put siganling information.
E1 Mode
This output pin will always outputs the contents of the National Bits
(Sa4 through Sa8) if these Sa bits have been configured to carry
Data Link information, or the RxOHn output pins can be selected to
output Signaling bits if enabled.
On the receive side, data link bits (Sa4 through Sa8 bits) within the
inbound non-FAS E1 frames can be configured to carry data link
information by programming to the RxSa8ENB-RxSa4ENB bits (Bits
6-3 from register location - 0xn10C). Once the XRT86VL38 has
been configured to use the Sa bits to carrry data link information,
the Receive Overhead Output Interface will provide a clock pulse on
RxOHCLK for each Sa bit carrying Data Link information.
RxOHn pins can also be selected to output signaling data if RxOHn
pin is selected to be output signaling data. Signaling data can be
output to RxOHn by programming OH_ENB bit (from Register loca-
tion - 0xn3A0-0xn3BF) to ‘1’.
TRANSMIT AND RECEIVE OVERHEAD INTERFACE
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION