XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
253
T
ABLE
144: SS7 E
NABLE
R
EGISTER
FOR
LAPD1
R
EGISTER
544 SS7 E
NABLE
R
EGISTER
FOR
LAPD1 (SS7ER1) H
EX
A
DDRESS
: 0
X
nB11
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
0
SS7_1_ENB
R/W
0
SS7 Interrupt Enable for LAPD Controller 1
This READ/WRITE bit field enables or disables the “SS7” interrupt
within the LAPD Controller 1.
If this interrupt is enabled, then the Receive E1 Framer block will
generate an interrupt when the Received LAPD message is more
than 276 Bytes in length.
0 = Setting this bit to ‘0’ will disable the “SS7” interrupt within the
LAPD Controller 1.
1 = Setting this bit to ‘1’ will enable the “SS7” interrupt within the
LAPD Controller 1.
T
ABLE
145: D
ATA
L
INK
S
TATUS
R
EGISTER
2
R
EGISTER
545 D
ATA
L
INK
S
TATUS
R
EGISTER
2 (DLSR2) H
EX
A
DDRESS
: 0
X
nB16
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
MSG TYPE
RO
0
HDLC2 Message Type Identifier
This READ ONLY bit indicates the type of data link message
received by Receive HDLC 2 Controller. Two types of data link mes-
sages are supported within the XRT86VL38 device: Message Ori-
ented Signaling (MOS) or Bit-Oriented Signalling (BOS).
0 = Reading a ‘0’ indicates Bit-Oriented Signaling (BOS) type data
link message is received
1 = Reading a ‘1’ indicates Message Oriented Signaling (MOS) type
data link message is received
6
TxSOT
RUR/
WC
0
Transmit HDLC2 Controller Start of Transmission (TxSOT)
Interrupt Status
This Reset-Upon-Read bit indicates whether or not the “Transmit
HDLC2 Controller Start of Transmission (TxSOT) “Interrupt has
occurred since the last read of this register. Transmit HDLC2 Con-
troller will declare this interrupt when it has started to transmit a data
link message.
0 = Transmit HDLC2 Controller Start of Transmission (TxSOT) inter-
rupt has not occurred since the last read of this register
1 = Transmit HDLC2 Controller Start of Transmission interrupt
(TxSOT) has occurred since the last read of this register.
5
RxSOT
RUR/
WC
0
Receive HDLC2 Controller Start of Reception (RxSOT) Interrupt
Status
This Reset-Upon-Read bit indicates whether or not the Receive
HDLC2 Controller Start of Reception (RxSOT) interrupt has
occurred since the last read of this register. Receive HDLC2 Con-
troller will declare this interrupt when it has started to receive a data
link message.
0 = Receive HDLC2 Controller Start of Reception (RxSOT) interrupt
has not occurred since the last read of this register
1 = Receive HDLC2 Controller Start of Reception (RxSOT) interrupt
has occurred since the last read of this register