XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
197
1
SIG16-B
R/W
0
16-code signaling B
This READ/WRITE bit-field provides signaling bit B on a per channel
basis when 16-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 16-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit B to substitute the
received signaling bit B.
0
SIG16-A
R/W
0
16-code signaling A
This READ/WRITE bit-field provides signaling bit A on a per channel
basis when 16-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 16-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit A to substitute the
received signaling bit A.
T
ABLE
101: R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR) T1 M
ODE
R
EGISTER
251-282 - T1 R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR 0-23) H
EX
A
DDRESS
: 0
X
n3C0
TO
0
XN
3D7
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7-4
Reserved
-
-
Reserved
3
SIG16-A, 4-A, 2-A
R/W
0
16-code/4-code/2-code Signaling Bit A
This READ/WRITE bit-field provides signaling bit A on a per channel
basis when 16-code or 4-code or 2-code signaling substitution is
enabled. Register address 0xn3C0 represents time slot 0, and
0xn3D7 represents time slot 23.
When 16-code/4-code/2-code signaling substitution is enabled,
users must write to this bit to provide the value of signaling bit A to
substitute the received signaling bit A.
2
SIG16-B, 4-B, 2-A
R/W
0
16-code/4-code Signaling Bit B, 2-code Signaling Bit A
This READ/WRITE bit-field provides signaling bit B on a per channel
basis when 16-code or 4-code signaling substitution is enabled.
Register address 0xn3C0 represents time slot 0, and 0xn3D7 repre-
sents time slot 23.
When 16-code or 4-code signaling substitution is enabled, users
must write to this bit to provide the value of signaling bit B to substi-
tute the received signaling bit B.
When 2-code signaling substitution is enabled, users must repeat
the value for signaling bit A in this register bit.
T
ABLE
100: R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR) E1 M
ODE
R
EGISTER
251-282 E1 M
ODE
R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR 0-31) H
EX
A
DDRESS
0
X
n3C0
TO
0
XN
3DF
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION