xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
34
RxCHN0_4/
RxSCLK0
RxCHN1_4/
RxSCLK1
RxCHN2_4/
RxSCLK2
RxCHN3_4/
RxSCLK3
RxCHN4_4/
RxSCLK4
RxCHN5_4/
RxSCLK5
RxCHN6_4/
RxSCLK6
RxCHN7_4/
RxSCLK7
A10
C17
A26
K25
AB22
AD17
AF11
AF3
B10
F16
B21
J22
Y19
W14
AB7
W7
O
Receive Time Slot Octet Identifier Output-Bit 4 / Receive Recov-
ered Line Clock Output:
The exact function of these pins depends on whether or not the
XRT86VL38 is configured to use the receive fractional/signaling
interface. The two different functions are described below:
If receive fractional/signaling interface is not used - Receive
Time Slot Octet Identifier Output-Bit 4
If the fractional/signaling interface is disabled, these output signals
(RxCHNn_4 through RxCHNn_0) reflect the five-bit binary value of
the number of Time Slot being received and output to the Terminal
Equipment via the Receive Payload Data Output Interface. The Ter-
minal Equipment can use RxCHCLK to sample these five output pins
in order to identify the time slot being processed. This pin indicates
Bit 4 of the time slot channel being processed.
If receive fractional/signaling interface is used - Receive Recov-
ered Line Clock Output
If the fractional/signaling interface is enabled, these pins output the
recovered T1/E1 line clock (1.544MHz in T1 mode and 2.048MHz in
E1 mode) for each channel
N
OTE
: Receive Fractional/Signaling interface can be enabled by
programming to bit 4 - RxFr1544/RxFr2048 bit from register
0xn122 to ‘1’.
RxCHCLK0
RxCHCLK1
RxCHCLK2
RxCHCLK3
RxCHCLK4
RxCHCLK5
RxCHCLK6
RxCHCLK7
A8
A14
A24
F25
AB24
AE21
AE11
AF5
E10
E15
B20
G19
U18
AB19
AA8
Y5
O
Receive Channel Clock Output
The exact function of this pin depends on whether or not the
XRT86VL38 is configured to use the receive fractional/signaling
interface to output fractional data.
If receive fractional/signaling interface is not used:
If receive fractional interface is not used, this pin indicates the
boundary of each time slot of an inbound DS1/E1 frame. In T1
mode, each of these output pins is a 192kHz clock which pulses
"High" whenever the Receive Payload Data Output Interface block
accepts the LSB of each of the 24 time slots. In E1 mode, each of
these output pins is a 256kHz clock which pulses "High" whenever
the Receive Payload Data Output Interface block accepts the LSB of
each of the 32 time slots. The Terminal Equipment can use this clock
signal to sample the RxCHN0 through RxCHN4 time slot identifier
pins to determine which time slot is being processed.
If receive fractional/signaling interface is used:
If receive fractional interface is used, RxCHCLK is the fractional
interface clock which either outputs a clock signal for the time slot
that has been configured to input fractional data, or outputs an
enable signal so that fractional data can be clocked out of the device
using the RxSERCLK pin.
If the RxSYNCFRD bit (from register 0xn122) is set to ‘0’, the RxCH-
CLK output pin will output a gapped fractional clock that can be used
by terminal equipment to clock out fractional payload data using the
falling edge of the clock.
If the RxSYNCFRD bit (from register 0xn122) is set to ‘1’, the RxCH-
CLK output pin will output an enable signal and fractional payload
data is clocked out of the chip using the un-gapped RxSERCLK pin.
N
OTE
: Receive fractional interface can be enabled by programming
to bit 4 - RxFr1544/RxFr2048 bit from register 0xn122 to ‘1’.
RECEIVE SERIAL DATA OUTPUT
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION