XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
89
T
ABLE
16: F
RAMING
S
ELECT
R
EGISTER
-T1 M
ODE
R
EGISTER
7- T1 M
ODE
F
RAMING
S
ELECT
R
EGISTER
(FSR) H
EX
A
DDRESS
: 0
X
n107
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
SIGFRAME
R/W
0
Enable Signaling Update
This READ/WRITE bit-field enable or disable Signaling Update on
the superframe boundary. If signaling update is enabled, signaling
data on the receive side will be updated on the superframe boundary,
and any signaling data changes on the transmit side will be transmit-
ted on the superframe boundary. If signaling update is disabled, sig-
naling data on the receive side will be updated as soon as it is
received, and any signaling data changes on the transmit side will be
transmitted as soon as it is changed.
0 - Setting this bit to ‘0’ will disable signaling update (transmit and
receive) on the superframe boundary. Signaling data will be updated
once it is received.
1 - Setting this bit to ‘1’ will enable signaling update (transmit and
receive) on the superframe boundary.
6
CRCDIAG
R/W
0
Force CRC Errors
This READ/WRITE bit-field is used to force CRC error on the trans-
mit stream.
0 - Setting this bit to ‘0’ will not force CRC error on the transmit
stream.
1
-
Setting this bit to ‘1’ will force CRC error on the transmit stream.
5
J1_MODE
R/W
0
J1 Mode
This READ/WRITE bit-field is used to configure the device in J1
mode. Once the device is configured in J1 mode, the following two
changes will happen:
1.
CRC calculation is done in J1 format. The J1 CRC6 calcula-
tion is based on the actual values of all 4632 bits in a DS1
multiframe including Fe bits instead of assuming all Fe bits to
be a one in T1 format.
2.
Yellow Alarm received signal format is interpreted per the J1
standard. (J1-SF or J1-ESF)
0 - Setting this bit to ‘0’ will configure the device in T1 mode. (Default)
1 - Setting this bit to ‘1’ will configure the device in J1 mode.
N
OTE
: This bit has no effect when the device is configured in E1
mode.
4
ONEONLY
R/W
0
Allow Only One Sync Candidate
This READ/WRITE bit-field is used to specify one of the synchroniza-
tion criteria in T1 mode.
0 - Setting this bit to ‘0’ will allow the framing search engine to select
one of the winners in the matching process when there are two or
more synchronizers showing valid synchronization patterns
1 - Setting this bit to ‘1’ will allow the framing search engine to
declare success of match when there is one and only one candidate
left in the required time frame.