xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
142
1
RxIMODE[1]
R/W
0
Receive Interface Mode Selection
This READ/WRITE bit-field determines the receive interface speed. The
exact function of these two bits depends on whether Receive Multiplexed
mode is enabled or disabled. Table 55 and Table 56 shows the functions of
these two bits for non-multiplexed and multiplexed modes.:
0
RxIMODE[0]
R/W
0
T
ABLE
54: R
ECEIVE
I
NTERFACE
C
ONTROL
R
EGISTER
(RICR) - E1 M
ODE
R
EGISTER
32 - E1 M
ODE
R
ECEIVE
I
NTERFACE
C
ONTROL
R
EGISTER
(RICR) 0
XN
122
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
T
ABLE
55: R
ECEIVE
I
NTERFACE
S
PEED
W
HEN
M
ULTIPLEXED
M
ODE
IS
D
ISABLED
(T
X
MUXEN = 0)
R
X
IMODE[1:0]
R
ECEIVE
I
NTERFACE
S
PEED
00
Receive interface is outputting data at a rate of
2.048Mbit/s. (Base Rate)
01
Receive interface is outputting data at a rate of
2.048Mbit/s (MVIP Mode).
In the high speed mode, the following signals will be
used by the high speed interface:
RxSERCLK is an input clock at 2.048MHz
RxSYNC is an input signal which indicates the receive
singe frame boundary
RxSER is the high-speed data output
10
Receive interface is outputting data at a rate of
4.096Mbit/s.
In the high speed mode, the following signals will be
used by the high speed interface:
RxSERCLK is an input clock at 4.096MHz
RxSYNC is an input signal which indicates the receive
singe frame boundary
RxSER is the high-speed data output
11
Transmit interface is taking data at a rate of 8.192Mbit/s.
In the high speed mode, the following signals will be
used by the high speed interface:
RxSERCLK is an input clock at 8.192MHz
RxSYNC is an input signal which indicates the receive
singe frame boundary
RxSER is the high-speed data output