4. Register Descriptions
177
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.97
Capability 6 Register
Register Offset : F1h
4.3.5.98
PCI-X Secondary Status Register
Register Offset : F3-F2h
Bit
R/W
Access
Initial
Value
Field Name and Description
7:0
R
00h or c0h
Pointer:
Pointer to the next capability block.
In RevC mode, it points to C0h to support PCI power management capability.
In non-RevC mode, it will be always 00h as we don’t support any other capabilities
Bit
R/W
Access
Initial
Value
Field Name and Description
15:9
R
0
Reserved
8-6
R
Values
from Straps
This register enables configuration software to determine to what mode and (in
PCI-X mode) what frequency the bridge set the secondary bus the last time
secondary RST# was asserted.
0 = conventional mode
1 = 66 MHz
2 = 100 MHz
3 = 133 MHz
4,5,6,7 are reserved
5
R/C
0
Split Request Delayed (write 1 to clear): This bit is set any time the bridge has a
request to forward a transaction on the secondary bus but cannot because there is
not enough room within the limit specified in the Split Transaction Commitment
Limit field in the Downstream Split Transaction Control register. Once set, this bit
remains set until software writes a 1 to this location.
4
R/C
0
Split Completion Overrun(write 1 to clear): This bit is set if the bridge
terminates a split completion on the secondary bus with Retry of Disconnect at
Next ADB because the bridge buffers are full. Once set, this bit remains set until
software writes a 1 to this location.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...