4. Register Descriptions
140
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.44
Feature Capability Register(Tsi308)/Reserved(SP/DSP) Register
Register Offset : 50h
4.3.5.45
Link1 Frequency & Link1 Error Registers.
Tsi308 uses Link0 Frequency & Link0 Error Registers of CSR0 for Link0 and Link0 Frequency
& Link0 Error Register of CSR1 for Link1in GDP mode.
Link1 Frequency & Link1 Error Registers of CSR0 is used for Link1 in GSP mode.
CSR1 is not visible in these modes.These registers are reserved in SP/DSP modes and reads 0.
Bit
R/W
Access
Initial
Value
Field Name and Description
7:6
R
0h
Reserved.
5
R
1b
UnidID Reorder Disable:
When set, Tsi308 orders traffic in all UnitIDs together within each virtual channel to
support passive UnitID Clumping.
Tsi308 always orders traffic in all UnitIDs together regardless of this bit setting by
software
4
R
1b
64 Bit Addressing:
If set, indicates that Tsi308 supports 64 bit addresses by accepting and forwarding
Address Extension command doublewords.
3
R
0b
Extended CTL Time Required:
Indicates if Tsi308 requires CTL to be asserted for 50 us during the initialization
sequence after an LDTSTOP# disconnect.
2
R
0b
CRC Test Mode:
Indicates if Tsi308 supports CRC test mode.
Tsi308 does support CRC Test Mode as per [1] but erroneously reports a 0
1
R
1b
LDTSTOP#:
Indicates if Tsi308 supports LDTSTOP# protocol.
0
R
0b
Isochronous Flow Control Mode:
This bit indicates if Tsi308 supports isochronous flow control.
Tsi308 doesn’t support it. Reads 0.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...