4. Register Descriptions
166
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.75
Power Management Capabilities Register
These registers are multifunctional. The following definitions are valid only in GSP/GDP
modes.
Register Offset: C3h-C2h
4.3.5.76
Interrupt Block Level1 Register
These registers are multifunctional. The following definitions are valid only in SP/DSP modes.
Register Offset : C4h
Bit
R/W
Access
Initial
Value
Field Name and Description
15:11
R
0b
PME Support: As Tsi308 doesn’t support PME #, these bits read zeros
10
R
0b
D2_Support: 0= this function do not support D2 state and returns zero.
9
R
0
D1_Support: 0= this function do not support D1 state and returns zero.
8:6
R
0b
Aux_Current: Indicates that there is no requirement for auxiliary current as
D3Cold device power state is not supported
5
R
0b
DSI: Indicates that there is no special initialization requirement
4
R
0b
Reserved
3
R
0b
PMECLK: Indicates that the PCI clock is required for PME# generation. As Tsi308
does not assert PME#, this bit reads zero.
2:0
R
010b
Version: A value of 010b indicates that this function complies with Revision 1.1 of
the PCI Bus Power Management Interface Specification.
Bit
R/W
Access
Initial
Value
Field Name and Description
7
R
0b
Reserved
6
R/W
0b
Block Enable
5:0
R/W
000000b
Block Vector:
Upper vector bits for Block1 Interrupts. Not persistent through warm reset.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...