4. Register Descriptions
147
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.51
Read Control 2 Register
These registers are reserved in SP/DSP modes. But they are valid in GSP and GDP modes. The
attributes of Read Control 2 registers are applied for upstream packets instead of Read Control
1(62h-60h) if the an address of upstream request falls in DMA window of Address Remapping
Indices.
Register Offset : 5Eh–5Ch
Bit
R/W
Access
Initial
Value
Field Name and Description
23:22
R
000b
Reserved.
21:19
R/W
000b
Line Prefetch Initial Count:
Indicates the minimum number of lines that must be successfully prefetched from
memory on a MemRdLine (or MemRd if prefetching is enabled for MemRd
commands) before allowing the PCI requester to reconnect. Not persistent through
warm reset.
18:16
R/W
000b
Multiple Prefetch Initial Count:
Indicates the minimum number of lines that must be successfully prefetched from
memory on a MemRdMult before allowing the PCI requester to reconnect. Not
persistent through warm reset.
15:12
R/W
0h
Reserved.
11
R/W
0
Line Prefetch Continue:
If set, and prefetching for MemRdLine commands is enabled, MemRdLine (and
MemRd, if prefetching is enabled for MemRd commands) prefetching will be
continuous. As each line of data is returned to PCI, another line will be read from
HyperTransport, creating a moving prefetch window. Otherwise, prefetching will
end when the specified number of lines has been fetched. Not persistent through
warm reset.
10
R/W
0
MultPrefetchContinue:
If set, and prefetching for MemRdMult commands is enabled, MemRdMult
prefetching will be continuous. As each line of data is returned to PCI, another line
is read from HyperTransport, creating a moving prefetch window. Otherwise,
prefetching will end when the specified number of lines has been fetched. Not
persistent through warm reset.
9:8
R/W
00b
PCI Delayed Requests:
This controls the number of PCI delayed requests that may be outstanding at one
time. The value in the register plus 1 is the number that will be allowed, enabling
from one to four buffers. Not persistent through warm reset.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...