4. Register Descriptions
183
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.6.4
IOAPIC BAR
Register Offset : 17h–10h
4.3.7
IOAPIC Registers
Each IOAPIC register set support 10 interrupts. The IOAPIC registers are accessed by an
indirect addressing scheme using two registers (IOAPIC INDEX and IOAPIC DATA) that are
located in memory space specified by BAR0 in function 1 CSR. Memory Mapped Registers for
accessing IOAPIC registers are given below:
4.3.7.1
IOAPIC INDEX
Register:
03-00h
4.3.7.2
IOAPIC DATA
Register: 13-10h
Bit
R/W
Access
Initial
Value
Field Name and Description
63:12
R/W
0000_00
00_0000
_0h
IOAPIC BAR: Specifies the IOAPIC register set address space
11:0
R
004h
Hardwired to indicate a 4KB block of 64-bit non-prefetchable memory space
Bit
R/W
Access
Initial
Value
Field Name and Description
31:8
R
0h
Reserved
7:0
R/W
0h
Index: It selects the IOAPIC Registers
Bit
R/W
Access
Initial
Value
Field Name and Description
31:0
R/W
0h
IOAPIC Data Port: Data written to this location is actually to the address
pointed by Index. Data read from this location is actually from the address
pointed by Index.
7:0
R/W
0h
Index: It selects the IOAPIC Registers
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...