4. Register Descriptions
98
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.3
Command Register
Register Offset : 05h–04h
Bit
R/W
Access
Initial
Value
Field Name and Description
15:11
R
0
Reserved:
always reads 0.
10
R
0
SP/DSP:
Reserved (always reads 0).
GSP/ GDP:
Interrupt Disable:
If clear allows Tsi308 to assert a legacy INTx pin(if implemented) or send an INTx
assertion message.
Not persistent through warm reset.
Tsi308 doesn’t support it. Treated as reserved and reads 0.
9
R
0
FastB2Ben:
This has no meaning for HyperTransport. Always reads 0.
8
R/W
0
SerrEn:
SP/DSP: This enables system error interrupt pins FATAL_ERR_N and
NONFATAL_ERR_N to be driven.
0 = SERR_N output driver disabled (default).
1 = SERR_N output driver enabled.
GSP/ GDP:
If this bit is set, Tsi308 floods all its outgoing links with sync packets when it detects
an error that causes a sync flood. It this bit is clear, Tsi308 does not generate sync
packets except as part of initial link synchronization, although it can still propagate
them from one link to other within a chain.
Not persistent through warm reset.
7
R
0
WaitCycCtrl:
This has no meaning for HyperTransport. Always reads 0.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...