4. Register Descriptions
114
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.27
I/O Range Limit Upper 16 Bits Register
Register Offset : 33h–32h
4.3.5.28
Capability 1 Register
Register Offset : 34h
4.3.5.29
Reserved Register
Register Offset : 37-35h
4.3.5.30
Expansion ROM Register
Register Offset : 3Bh–38h
Bit
R/W
Access
Initial
Value
Field Name and Description
15:9
R/W
00h
Address:
SP/DSP:
Reserved. Tsi301 mode doesn’t support decode of address bits above 24.
GSP/GDP:
Bits 31:25 of the I/O range limit. Not persistent through warm reset.
8:0
R/W
000h
Address:
Bits 24:16 of the I/O range limit. Not persistent through warm reset.
Bit
R/W
Access
Initial
Value
Field Name and Description
7:0
R
40h
Pointer:
Register number of the base of the first capabilities block.
Bit
R/W
Access
Initial
Value
Field Name and Description
31:0
R
00000000h
Reserved.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...