4. Register Descriptions
104
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.6
Class Code Register
Register Offset: 0B–09h
4.3.5.7
CacheLineSize Register
Register Offset : 0Ch
Bit
R/W
Access
Initial
Value
Field Name and Description
23:16
R
06h
Base class of the device:
06h indicates a bridge.
15:8
R
04h
Subclass of the device:
04h indicates a PCI bridge.
7:0
R
00h
Programming Interface of the device:
00 indicates a positive decode device.
Bit
R/W
Access
Initial
Value
Field Name and Description
7:0
R/W
00h
Cache Line Size (in bytes):
Must be a power of 2. This value is used to control generation of MemRdLine,
MemRdMult, and MemWrInv commands by the PCI master when forwarding
memory accesses from HT.
If this value is left 0, the Tsi301 only generates MemRd and MemWr commands.
For non-zero values, reads greater than 1 DW to prefetchable space generate
MemRdMults if they cross a cacheline boundary. Otherwise, MemRdLines are
generated.
If enabled by the MemWrInvEn bit of the command register, writes that write an
entire cacheline(all byte enables are asserted) generate MemWrInv commands.
Tsi308 doesn’t support any value other than 00h.
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...