4. Register Descriptions
154
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
4.3.5.56
HyperTransport Error Control(SP/DSP)/Reserved(GSP/GDP) Register
Register Offset : 69h-68h
Bit
R/W
Access
Initial
Value
Field Name and Description
15-12
R
0h
Reserved
11
R/W
0h
SerrFatalEn:
SerrEn bit of Bridge Control Register controls whether an interrupt gets generated
at all when SERR assertion is detected. This bit controls whether the interrupt is
Fatal or Nonfatal:
0 = Nonfatal Enable
1 = Fatal Enable
Not persistent through warm reset.
10
R/W
0h
CrcNonFatalEn:
CRC Nonfatal Enable. If asserted, detecting a HyperTransport CRC error causes a
nonfatal interrupt. Not persistent through warm reset.
0 = Disable
1 = Enable
9
R/W
0h
CrcFatalEn:
If asserted, detection of a HyperTransport CRC error causes a fatal interrupt. Not
persistent through warm reset.
0 = Disable
1 = Enable
8
R/W
0h
NxaSyncFloodEn:
If asserted, detection of a posted HT request or HT response hitting the end of the
HT chain causes sync flooding and sets the LinkFail bit. Not persistent through
warm reset.
7
R/W
0h
NxaNonFatalEn:
If asserted, detecting a HyperTransport response or posted request hitting the end
of the HyperTransport chain causes a nonfatal interrupt. Not persistent through
warm reset.
0 = Disable
1 = Enable
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...