4. Register Descriptions
102
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
11
R/C
0
Signaled Target Abort:
This bit reports the signaling of a target abort termination by the bridge, when it
responds as the target of a transaction on its primary interface. This is indicated on
HyperTransport by a response with the error bit set. It may be cleared by writing a 1 to
it.
Persistent through warm reset.
10:9
R
00b
DEVSEL_N Timing:
Encodes the timing of the primary interface's DEVSEL. This is not meaningful for
HyperTransport. Always reads 00.
DEVSEL_N Timing always reads 00.
8
R(SP/DSP
)
R/C(GSP/
GDP)
0
SP/DSP:
PCI Parity Error Detected:
This bit is used to report the detection of a parity error by the bridge when it is the
master of the transaction. HyperTransport doesn't have parity errors.
GSP/ GDP:
Master Data Error:
This bit is set by Tsi308 if Data Error Response bit of Command register is set and if
Tsi308 issues a posted request on primary interface with Data Error bit set or accepts
a response from primary interface with a Data Error indicated.
This bit is not set if only forwarding packets with the Data Error bit set.
Persistent through warm reset.
7
R
0
Fast BacktoBack Capability:
This is not meaningful for HyperTransport. Always reads 0.
6
R
0
Reserved:
(always reads 0).
5
R
0
66 MHz Capable PCI Bus:
Indicates whether the primary interface is 66 MHz capable. Not meaningful for
HyperTransport. Always reads 0.
Bit
R/W
Access
Initial
Value
Field Name and Description
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...