4. Register Descriptions
124
Tsi308 User Manual
80D4000_MA001_02
Tundra Semiconductor Corporation
www.tundra.com
2
R/S
0
CRC Start Test:
Writing a 1 to this bit causes hardware to initiate a CRC test sequence on the link.
When the test sequence has completed, hardware will clear the bit. Not persistent
through warm reset.
1
R/W
0
CRC Sync Flood Enable:
if set, this bit causes CRC errors to be treated as fatal errors. When detected, they
will cause all HyperTransport links from this device to be flooded with sync packets
and the LinkFail bit to be set. Not persistent through warm reset.
0
R
0
Reserved.
Bit
R/W
Access
Initial
Value
Field Name and Description
Summary of Contents for TSI308
Page 4: ...4 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 6: ...6 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 20: ...20 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...
Page 260: ...Index 260 Tsi308 User Manual 80D4000_MA001_02 Tundra Semiconductor Corporation www tundra com ...