
DocID024597 Rev 5
547/1830
RM0351
Analog-to-digital converters (ADC)
614
Figure 101. AUTODLY=1, regular conversion in continuous mode, software trigger
1. AUTDLY=1
2. Regular configuration: EXTEN=0x0 (SW trigger), CONT=1, CHANNELS = 1,2,3
3. Injected configuration DISABLED
Figure 102. AUTODLY=1, regular HW conversions interrupted by injected conversions
(DISCEN=0; JDISCEN=0)
1. AUTDLY=1
2. Regular configuration: EXTEN=0x1 (HW trigger), CONT=0, DISCEN=0, CHANNELS = 1, 2, 3
3. Injected configuration: JEXTEN=0x1 (HW Trigger), JDISCEN=0, CHANNELS = 5,6
$'&B'5
069
$'67$57
(2&
(26
$'&VWDWH
$'&B'5UHDGDFFHVV
E\VZ
E\KZ
,QGLFDWLYHWLPLQJV
5'<
&+
'/<
&+
&+
'/<
'/<
&+
6723
5'<
$'673
'/<
'
'
'
'
069
,QMHFWHG
WULJJHU
UHJXODU
-(26
$'&B-'5
$'&B-'5
5HJXODU
WULJJHU
LQMHFWHG
UHJXODU
UHJXODU
'/<&+
'/<&+
'/<LQM
'/<&+
1RWLJQRUHG
RFFXUVGXULQJLQMHFWHGVHTXHQFH
,JQRUHG
'/<&+
UHJXODU
,JQRUHG
$'&B'5
(2&
(26
$'&B'5
UHDGDFFHVV
E\VZ
E\KZ
,QGLFDWLYHWLPLQJV
5'<
&+
'/<
&+
&+
'/<
&+
&+
&+
'/<
'/<
'
'
'
'
&+
'
'
LQMHFWHG
UHJXODU
$'&VWDWH