
Revision history
RM0351
1818/1830
DocID024597 Rev 5
03-Jun-2016
4
(continued)
SAI:
Replaced FLTH by FLVL in entire
.
Section 44.3.2: SWP initialization and
USB:
Updated
Section 47.1: Introduction
.
Added
Table 292: OTG_FS speeds supported
.
Section 47.8.2: Peripheral SOFs
.
Section 47.11.3: FIFO RAM allocation
Table 294: Core global control and status
.
Table 298: Power and clock gating control and
Section 47.15.1: OTG control and status
.
Section 47.15.5: OTG reset register
.
Section 47.15.32: OTG device configuration
.
Section 47.16.3: Device initialization
.
Section 47.16.5: Device programming model
.
27-Feb-2017
5
Update of the document to include support for
STM32L4x5, STM32L496xx and STM32L4A6xx.
SYSTEM AND MEMORY OVERVIEW:
Updated
Section 2.1: System architecture
,
,
Boot configuration for STM32L475xx/476xx/486xx
devices
Added
Figure 2: System architecture for
,
,
STM32L496xx/4A6xx devices memory map and
peripheral register boundary addresses
Boot configuration for STM32L496xx/4A6xx devices
Table 11: Number of wait states according to
,
Section 3.4.1: Option bytes description
,
Section 3.7.8: Flash option register (FLASH_OPTR)
Table 327. Document revision history (continued)
Date
Revision
Changes