
Reset and clock control (RCC)
RM0351
250/1830
DocID024597 Rev 5
Bit 31
LPTIM1EN
: Low power timer 1 clock enable
Set and cleared by software.
0: LPTIM1 clock disabled
1: LPTIM1 clock enabled
Bit 30
OPAMPEN
: OPAMP interface clock enable
Set and cleared by software.
0: OPAMP interface clock disabled
1: OPAMP interface clock enabled
Bit 29
DAC1EN
: DAC1 interface clock enable
Set and cleared by software.
0: DAC1 interface clock disabled
1: DAC1 interface clock enabled
Bit 28
PWREN
: Power interface clock enable
Set and cleared by software.
0: Power interface clock disabled
1: Power interface clock enabled
Bit 27 Reserved, must be kept at reset value.
Bit 26
CAN2EN
: CAN2 clock enable (This bit is reserved for STM32L475xx/476xx/486xx devices)
Set and cleared by software
0: CAN2 clock disabled
1: CAN2 clock enabled
Bit 25
CAN1EN:
CAN1 clock enable
Set and cleared by software.
0: CAN1 clock disabled
1: CAN1 clock enabled
Bit 24
CRSEN
: Clock Recovery System clock enable (This bit is reserved for
STM32L475xx/476xx/486xx devices)
Set and cleared by software
0: CRS clock disabled
1: CRS clock enabled
Bit 23
I2C3EN
: I2C3 clock enable
Set and cleared by software.
0: I2C3 clock disabled
1: I2C3 clock enabled
Bit 22
I2C2EN
: I2C2 clock enable
Set and cleared by software.
0: I2C2 clock disabled
1: I2C2 clock enabled
Bit 21
I2C1EN
: I2C1 clock enable
Set and cleared by software.
0: I2C1 clock disabled
1: I2C1 clock enabled
Bit 20
UART5EN
: UART5 clock enable
Set and cleared by software.
0: UART5 clock disabled
1: UART5 clock enabled