
DocID024597 Rev 5
259/1830
RM0351
Reset and clock control (RCC)
278
6.4.24
AHB3 peripheral clocks enable in Sleep and Stop modes register
(RCC_AHB3SMENR)
Address offset: 0x70
Reset value: 0x00000 0101
Access: no wait state, word, half-word and byte access
6.4.25
APB1 peripheral clocks enable in Sleep and Stop modes register 1
(RCC_APB1SMENR1)
Address: 0x78
Reset value: 0xF7FE CE3F (for STM32L496xx/4A6xx devices)
0xF2FE CA3F (for STM32L475xx/476xx/486xx devices)
Access: no wait state, word, half-word and byte access
1. This register only configures the clock gating, not the clock source itself. Most of the peripherals are clocked by a single
clock (AHB or APB clock), which is always disabled in Stop mode. In this case setting the bit has no effect in Stop mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
QSPI
SMEN
Res.
Res.
Res.
Res.
Res.
Res.
Res.
FMC
SMEN
rw
rw
Bits 31:9 Reserved, must be kept at reset value.
Bit 8
QSPISMEN
Quad SPI memory interface clocks enable during Sleep and Stop modes
Set and cleared by software.
0: QUADSPI clocks disabled by the clock gating
(1)
during Sleep and Stop modes
1: QUADSPI clocks enabled by the clock gating
Bits 7:1 Reserved, must be kept at reset value.
Bit 0
FMCSMEN
: Flexible memory controller clocks enable during Sleep and Stop modes
Set and cleared by software.
0: FMC clocks disabled by the clock gating
during Sleep and Stop modes
1: FMC clocks enabled by the clock gating
during Sleep and Stop modes
1. This register only configures the clock gating, not the clock source itself. Most of the peripherals are clocked by a single
clock (AHB or APB clock), which is always disabled in Stop mode. In this case setting the bit has no effect in Stop mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LPTIM1
SMEN
OPAMP
SMEN
DAC1
SMEN
PWR
SMEN
Res.
CAN2
SMEN
CAN1
SMEN
CRSS
MEN
I2C3
SMEN
I2C2
SMEN
I2C1
SMEN
UART5
SMEN
UART4
SMEN
USART3
SMEN
USART2
SMEN
Res.
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPI3
SMEN
SPI2
SMEN
Res.
Res.
WWDG
SMEN
RTCA
PBSM
EN
LCD
SMEN
Res.
Res.
Res.
TIM7
SMEN
TIM6
SMEN
TIM5
SMEN
TIM4
SMEN
TIM3
SMEN
TIM2
SMEN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw