
Rev. 1.00
9 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
Table of Contents
Table of Contents
Channel 3 Compare Register – CH3CR ....................................................................................... 289
Channel 0 Asymmetric Compare Register – CH0ACR ................................................................. 290
Channel 1 Asymmetric Compare Register – CH1ACR ................................................................. 290
Channel 2 Asymmetric Compare Register – CH2ACR ................................................................. 291
Channel 3 Asymmetric Compare Register – CH3ACR ................................................................. 291
Introduction ........................................................................................................................ 292
Features ............................................................................................................................. 292
Functional Description ....................................................................................................... 293
Repetitive Mode ............................................................................................................................ 293
One Shot Mode ............................................................................................................................. 294
Trigger ADC Start.......................................................................................................................... 294
BFTM Control Register – BFTMCR .............................................................................................. 295
BFTM Status Register – BFTMSR ................................................................................................ 296
BFTM Counter Value Register – BFTMCNTR .............................................................................. 297
BFTM Compare Value Register – BFTMCMPR ........................................................................... 297
Introduction ........................................................................................................................ 298
Features ............................................................................................................................. 299
Functional Descriptions ..................................................................................................... 299
Counter Mode ............................................................................................................................... 299
Clock Controller ............................................................................................................................ 303
Trigger Controller .......................................................................................................................... 304
Slave Controller ............................................................................................................................ 305
Master Controller .......................................................................................................................... 307
Channel Controller ........................................................................................................................ 308
Input Stage ................................................................................................................................... 309
Output Stage ..................................................................................................................................311
Update Management .................................................................................................................... 322
Single Pulse Mode ........................................................................................................................ 324
Timer Interconnection ................................................................................................................... 327
Trigger ADC Start.......................................................................................................................... 331
Lock Level Table ........................................................................................................................... 331
Register Map ..................................................................................................................... 331
Register Descriptions ......................................................................................................... 332
Timer Counter Configuration Register – CNTCFR
....................................................................... 332
Timer Mode Configuration Register – MDCFR
............................................................................. 334
Timer Trigger Configuration Register – TRCFR
............................................................................ 337
Channel 0 Input Configuration Register – CH0ICFR
.................................................................... 339