
Rev. 1.00
101 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
7 Reset Control Unit (RSTCU)
Bits
Field
Descriptions
[0]
NVICRSTF
NVIC Reset Flag
0: No NVIC asserting system reset occurred
1: NVIC asserting system reset occurred
This bit is set by hardware when a system reset occurs and reset by writing 1 into it
or by hardware when a power on reset occurs.
AHB Peripheral Reset Register – AHBPRSTR
This register specifies several AHB peripherals software reset control bits.
Offset:
0x104
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
DIVRST
Type/Reset
RW 0
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
PCRST
PBRST
PARST
Type/Reset
RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
CRCRST
Reserved
Type/Reset RW 0
Bits
Field
Descriptions
[24]
DIVRST
Divider Reset Control
0: No reset
1: Reset Divider
This bit is set by software and cleared to 0 by hardware automatically.
[10]
PCRST
GPIO Port C Reset Control
0: No reset
1: Reset Port C
This bit is set by software and cleared to 0 by hardware automatically.
[9]
PBRST
GPIO Port B Reset Control
0: No reset
1: Reset Port B
This bit is set by software and cleared to 0 by hardware automatically.
[8]
PARST
GPIO Port A Reset Control
0: No reset
1: Reset Port A
This bit is set by software and cleared to 0 by hardware automatically.
[7]
CRCRST
CRC Reset Control
0: No reset
1: Reset CRC
This bit is set by software and cleared to 0 by hardware automatically.