
Rev. 1.00
4 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
Table of Contents
APB Peripheral Clock Selection Register 0 – APBPCSR0 ............................................................. 90
APB Peripheral Clock Selection Register 1 – APBPCSR1 ............................................................. 92
HSI Control Register – HSICR ........................................................................................................ 93
HSI Auto Trimming Counter Register – HSIATCR .......................................................................... 94
APB Peripheral Clock Selection Register 2 – APBPCSR2 ............................................................. 95
MCU Debug Control Register – MCUDBGCR ................................................................................ 96
Introduction .......................................................................................................................... 98
Functional Descriptions ....................................................................................................... 99
Global Reset Status Register – GRSR ......................................................................................... 100
AHB Peripheral Reset Register – AHBPRSTR ............................................................................. 101
APB Peripheral Reset Register 0 – APBPRSTR0 ........................................................................ 102
APB Peripheral Reset Register 1 – APBPRSTR1 ........................................................................ 103
Introduction ........................................................................................................................ 105
Features ............................................................................................................................. 106
Functional Descriptions ..................................................................................................... 106
Default GPIO Pin Configuration
General Purpose I/O – GPIO ........................................................................................................ 106
GPIO Locking Mechanism ............................................................................................................ 108
Register Map ..................................................................................................................... 108
Register Descriptions ......................................................................................................... 109
Port A Data Direction Control Register – PADIRCR ..................................................................... 109
Port A Input Function Enable Control Register – PAINER .............................................................110
Port A Pull-Up Selection Register – PAPUR ..................................................................................111
Port A Pull-Down Selection Register – PAPDR .............................................................................112
Port A Open-Drain Selection Register – PAODR ...........................................................................113
Port A Output Drive Current Selection Register – PADRVR ..........................................................114
Port A Lock Register – PALOCKR .................................................................................................115
Port A Data Input Register – PADINR ............................................................................................116
Port A Output Data Register – PADOUTR .....................................................................................116
Port A Output Set / Reset Control Register – PASRR ...................................................................117
Port A Output Reset Register – PARR ...........................................................................................118
Port A Sink Current Enhanced Selection Register – PASCER ......................................................118
Port B Data Direction Control Register – PBDIRCR ......................................................................119
Port B Input Function Enable Control Register – PBINER ........................................................... 120
Port B Pull-Up Selection Register – PBPUR ................................................................................ 121