
Rev. 1.00
297 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
15 Basic Function T
imer (BFTM)
BFTM Counter Value Register – BFTMCNTR
This register specifies the BFTM counter value.
Offset:
0x008
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
CNT
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
23
22
21
20
19
18
17
16
CNT
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
15
14
13
12
11
10
9
8
CNT
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
CNT
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[31:0]
CNT
BFTM Counter Value
A 32-bit BFTM counter value is stored in this field which can be read or written on
the fly.
BFTM Compare Value Register – BFTMCMPR
The register specifies the BFTM compare value.
Offset:
0x00C
Reset value: 0xFFFF_FFFF
31
30
29
28
27
26
25
24
CMP
Type/Reset RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1
23
22
21
20
19
18
17
16
CMP
Type/Reset RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1
15
14
13
12
11
10
9
8
CMP
Type/Reset RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1
7
6
5
4
3
2
1
0
CMP
Type/Reset RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1 RW 1
Bits
Field
Descriptions
[31:0]
CMP
BFTM Compare Value
This register specifies a 32-bit BFTM compare value which is used for comparison
with the BFTM counter value.