
Rev. 1.00
437 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
20 Serial Peripheral Interface (SPI)
SPI FIFO Control Register – SPIFCR
This register contains the related SPI FIFO control including the FIFO enable control and the FIFO trigger level
selections.
Offset:
0x018
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
FIFOEN
Reserved
Type/Reset
RW 0
7
6
5
4
3
2
1
0
RXFTLS
TXFTLS
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[10]
FIFOEN
FIFO Enable
0: FIFO disable
1: FIFO enable
This bit cannot be set or reset when the SPI interface is in transmitting.
[7:4]
RXFTLS
RX FIFO Trigger Level Select
0000: Trigger level is 0
0001: Trigger level is 1
...
1000: Trigger level is 8
Others: Reserved
The RXFTLS field is used to specify the RX FIFO trigger level. When the number of
data contained in the RX FIFO is equal to or greater than the trigger level defined by
the RXFTLS field, the RXBNE flag will be set.
[3:0]
TXFTLS
TX FIFO Trigger Level Select
0000: Trigger level is 0
0001: Trigger level is 1
...
1000: Trigger level is 8
Others: Reserved
The TXFTLS field is used to specify the TX FIFO trigger level. When the number of
data contained in the TX FIFO is equal to or less than the trigger level defined by the
TXFTLS field, the TXBE flag will be set.