
Rev. 1.00
103 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
7 Reset Control Unit (RSTCU)
Bits
Field
Descriptions
[1]
I2C1RST
I
2
C1 Reset Control
0: No reset
1: Reset I
2
C1
This bit is set by software and cleared to 0 by hardware automatically.
[0]
I2C0RST
I
2
C0 Reset Control
0: No reset
1: Reset I
2
C0
This bit is set by software and cleared to 0 by hardware automatically.
APB Peripheral Reset Register 1 – APBPRSTR1
This register specifies several APB peripherals software reset control bits.
Offset:
0x10C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
ADCRST
Type/Reset
RW 0
23
22
21
20
19
18
17
16
Reserved
BFTM1RST BFTM0RST
Type/Reset
RW 0 RW 0
15
14
13
12
11
10
9
8
Reserved PWM1RST PWM0RST
Reserved
GPTMRST
Type/Reset
RW 0 RW 0
RW 0
7
6
5
4
3
2
1
0
Reserved
WDTRST
Reserved
MCTMRST
Type/Reset
RW 0
RW 0
Bits
Field
Descriptions
[24]
ADCRST
A/D Converter Reset Control
0: No reset
1: Reset A/D Converter
This bit is set by software and cleared to 0 by hardware automatically.
[17]
BFTM1RST
BFTM1 Reset Control
0: No reset
1: Reset BFTM1
This bit is set by software and cleared to 0 by hardware automatically.
[16]
BFTM0RST
BFTM0 Reset Control
0: No reset
1: Reset BFTM0
This bit is set by software and cleared to 0 by hardware automatically.
[13]
PWM1RST
PWM1 Reset Control
0: No reset
1: Reset PWM1
This bit is set by software and cleared to 0 by hardware automatically.