
Rev. 1.00
359 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
16 Motor Control T
imer (MCTM)
Timer Interrupt Control Register – DICTR
This register contains the timer interrupt enable control bits.
Offset:
0x074
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
BRKIE
TEVIE
UEV2IE
UEV1IE
Type/Reset
RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
CH3CCIE CH2CCIE CH1CCIE CH0CCIE
Type/Reset
RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[11]
BRKIE
Break event Interrupt Enable
0: Break event interrupt is disabled
1: Break event interrupt is enabled
[10]
TEVIE
Trigger event Interrupt Enable
0: Trigger event interrupt is disabled
1: Trigger event interrupt is enabled
[9]
UEV2IE
Update event 2 Interrupt Enable
0: Update event 2 interrupt is disabled
1: Update event 2 interrupt is enabled
[8]
UEV1IE
Update event 1 Interrupt Enable
0: Update event 1 interrupt is disabled
1: Update event 1 interrupt is enabled
[3]
CH3CCIE
Channel 3 Capture/Compare Interrupt Enable
0: Channel 3 interrupt is disabled
1: Channel 3 interrupt is enabled
[2]
CH2CCIE
Channel 2 Capture/Compare Interrupt Enable
0: Channel 2 interrupt is disabled
1: Channel 2 interrupt is enabled
[1]
CH1CCIE
Channel 1 Capture/Compare Interrupt Enable
0: Channel 1 interrupt is disabled
1: Channel 1 interrupt is enabled
[0]
CH0CCIE
Channel 0 Capture/Compare Interrupt Enable
0: Channel 0 interrupt is disabled
1: Channel 0 interrupt is enabled