
Rev. 1.00
14 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
List of T
ables
List of Tables
Table 1. Features and Peripheral List ..................................................................................................... 25
Table 2. Document Conventions ............................................................................................................. 27
Table 3. Register Map ............................................................................................................................. 32
Table 4. Flash Memory and Option Byte ................................................................................................. 36
Table 5. Booting Modes .......................................................................................................................... 37
Table 6. Option Byte Memory Map ......................................................................................................... 41
Table 7. Access Permission of Protected Main Flash Page .................................................................... 42
Table 8. Access Permission When Security Protection is Enabled ......................................................... 43
Table 9. FMC Register Map .................................................................................................................... 44
Table 10. Operation Mode Definitions
Table 11. Enter / Exit Power Saving Modes ............................................................................................ 64
Table 12. Power Status After System Reset ........................................................................................... 64
Table 13. PWRCU Register Map ............................................................................................................ 64
Table 14. CKOUT Clock Source ............................................................................................................. 76
Table 15. CKCU Register Map ............................................................................................................... 77
Table 16. RSTCU Register Map ........................................................................................................... 100
Table 17. AFIO, GPIO and I/O Pad Control Signal True Table.............................................................. 107
Table 18. GPIO Register Map ............................................................................................................... 108
Table 19. AFIO Selection for Peripheral Map Example ......................................................................... 141
Table 20. AFIO Register Map ................................................................................................................ 141
Table 21. Exception Types .................................................................................................................... 146
Table 22. NVIC Register Map ............................................................................................................... 148
Table 23. EXTI Register Map ................................................................................................................ 152
Table 24. Data Format in ADCDR [15:0] ............................................................................................... 167
Table 25. A/D Converter Register Map ................................................................................................. 169
Table 26. Counting Direction and Encoding Signals ............................................................................. 200
Table 27. Compare Match Output Setup .............................................................................................. 201
Table 28. GPTM Register Map ............................................................................................................. 212
Table 29. GPTM Internal Trigger Connection ....................................................................................... 217
Table 30. Compare Match Output Setup .............................................................................................. 257
Table 31. PWM Register Map ............................................................................................................... 266
Table 32. PWM Internal Trigger Connection ......................................................................................... 271
Table 33. BFTM Register Map .............................................................................................................. 295
Table 34. Compare Match Output Setup .............................................................................................. 312
Table 35. Output Control Bits for Complementary Output with a Break Event Occurrence .................. 321
Table 36. Lock Level Table.................................................................................................................... 331
Table 37. MCTM Register Map ............................................................................................................. 331
Table 38. MCTM Internal Trigger Connection ....................................................................................... 337
Table 39. LSE Startup Mode Operating Current and Startup Time ....................................................... 374