
Rev. 1.00
86 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
6 Clock Control Unit (CKCU)
6 Clock Control Unit (CKCU)
APB Clock Control Register 0 – APBCCR0
This register specifies clock enable bits of APB peripherals.
Offset:
0x02C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
EXTIEN
AFIOEN
Reserved
UR1EN
UR0EN
Reserved
USREN
Type/Reset RW 0 RW 0
RW 0 RW 0
RW 0
7
6
5
4
3
2
1
0
Reserved
SPI1EN
SPI0EN
Reserved
I2C1EN
I2C0EN
Type/Reset
RW 0 RW 0
RW 0 RW 0
Bits
Field
Descriptions
[15]
EXTIEN
External Interrupt Clock Enable
0: EXTI clock is disabled
1: EXTI clock is enabled
Set and reset by software.
[14]
AFIOEN
Alternate Function I/O Clock Enable
0: AFIO clock is disabled
1: AFIO clock is enabled
Set and reset by software.
[11]
UR1EN
UART1 Clock Enable
0: UART1 clock is disabled
1: UART1 clock is enabled
Set and reset by software.
[10]
UR0EN
UART0 Clock Enable
0: UART0 clock is disabled
1: UART0 clock is enabled
Set and reset by software.
[8]
USREN
USART Clock Enable
0: USART clock is disabled
1: USART clock is enabled
Set and reset by software.
[5]
SPI1EN
SPI1 Clock Enable
0: SPI1 clock is disabled
1: SPI1 clock is enabled
Set and reset by software.
[4]
SPI0EN
SPI0 Clock Enable
0: SPI0 clock is disabled
1: SPI0 clock is enabled
Set and reset by software.