
Rev. 1.00
463 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
21 Universal Synchronous
Asynchronous Receiver T
ransmitter (USART)
USART Divider Latch Register – USRDLR
The register is used to determine the USART clock divided ratio to generate the appropriate baud rate.
Offset:
0x024
Reset value: 0x0000_0010
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
BRD
Type/Reset RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
BRD
Type/Reset RW 0 RW 0 RW 0 RW 1 RW 0 RW 0 RW 0 RW 0
Bits
Field
Descriptions
[15:0]
BRD
Baud Rate Divider
The 16 bits define the USART clock divider ratio.
Baud Rate = CK_USART / BRD
Where the CK_USART clock is the clock connected to the USART module.
BRD = 16 ~ 65535 for asynchronous mode
BRD = 8 ~ 65535 for synchronous mode.