
Rev. 1.00
334 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
16 Motor Control T
imer (MCTM)
16 Motor Control T
imer (MCTM)
Timer Mode Configuration Register – MDCFR
This register specifies the MCTM master and slave mode selection and single pulse mode.
Offset:
0x004
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
SPMSET
Type/Reset
RW 0
23
22
21
20
19
18
17
16
Reserved
MMSEL
Type/Reset
RW 0 RW 0 RW 0
15
14
13
12
11
10
9
8
Reserved
SMSEL
Type/Reset
RW 0 RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
TSE
Type/Reset
RW 0
Bits
Field
Descriptions
[24]
SPMSET
Single Pulse Mode Setting
0:
Counter counts normally irrespective of whether a update event occurred or not
1:
Counter stops counting at the next update event and then the TME bit is cleared by
hardware