
Rev. 1.00
462 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
21 Universal Synchronous
Asynchronous Receiver T
ransmitter (USART)
21 Universal Synchronous
Asynchronous Receiver T
ransmitter (USART)
USART Synchronous Control Register – SYNCR
This register is used to control the USART synchronous mode.
Offset:
0x020
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
Type/Reset
7
6
5
4
3
2
1
0
Reserved
CPO
CPS
Reserved
CLKEN
Type/Reset
RW 0 RW 0
RW 0
Bits
Field
Descriptions
[3]
CPO
Clock Polarity
0: CTS/SCK pin idle state is low
1: CTS/SCK pin idle state is high
Selects the polarity of the clock output on the USART CTS/SCK pin in the
synchronous mode. Works in conjunction with the CPS bit to specify the desired
clock idle state.
[2]
CPS
Clock Phase
0: Data is captured on the first clock edge
1: Data is captured on the second clock edge
This bit allows the user to select the phase of the clock output on the USART
CTS/SCK pin in the synchronous mode. Works in conjunction with the CPO bit to
determine the data capture edge.
[0]
CLKEN
Clock Enable
0: CTS/SCK pin disabled
1: CTS/SCK pin enabled
Enable/disable the USART CTS/SCK pin.