
Rev. 1.00
7 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
Table of Contents
Table of Contents
ADC Interrupt Status Register – ADCISR ..................................................................................... 183
ADC Interrupt Clear Register – ADCICLR .................................................................................... 184
Introduction ........................................................................................................................ 185
Features ............................................................................................................................. 185
Functional Descriptions ..................................................................................................... 186
Counter Mode ............................................................................................................................... 186
Clock Controller ............................................................................................................................ 189
Trigger Controller .......................................................................................................................... 190
Slave Controller ............................................................................................................................ 191
Master Controller .......................................................................................................................... 193
Channel Controller ........................................................................................................................ 194
Input Stage ................................................................................................................................... 197
Quadrature Decoder ..................................................................................................................... 199
Output Stage ................................................................................................................................. 201
Update Management .................................................................................................................... 205
Single Pulse Mode ........................................................................................................................ 206
Asymmetric PWM Mode ............................................................................................................... 208
Timer Interconnection ................................................................................................................... 209
Trigger ADC Start.......................................................................................................................... 212
Register Map ..................................................................................................................... 212
Register Descriptions ......................................................................................................... 213
Timer Counter Configuration Register – CNTCFR
....................................................................... 213
Timer Mode Configuration Register – MDCFR
............................................................................. 214
Timer Trigger Configuration Register – TRCFR
............................................................................ 217
Channel 0 Input Configuration Register – CH0ICFR
.................................................................... 219
Channel 1 Input Configuration Register – CH1ICFR
.................................................................... 220
Channel 2 Input Configuration Register – CH2ICFR
.................................................................... 222
Channel 3 Input Configuration Register – CH3ICFR
.................................................................... 223
Channel 0 Output Configuration Register – CH0OCFR
............................................................... 224
Channel 1 Output Configuration Register – CH1OCFR
............................................................... 226
Channel 2 Output Configuration Register – CH2OCFR
............................................................... 228
Channel 3 Output Configuration Register – CH3OCFR
............................................................... 230
Channel Polarity Configuration Register – CHPOLR
.................................................................... 233
Timer Interrupt Control Register – DICTR .................................................................................... 234
Timer Event Generator Register – EVGR ..................................................................................... 235
Timer Interrupt Status Register – INTSR ...................................................................................... 236
Timer Counter Register – CNTR................................................................................................... 238
Timer Prescaler Register – PSCR ................................................................................................ 239
Timer Counter Reload Register – CRR ........................................................................................ 240
Channel 0 Capture / Compare Register – CH0CCR .................................................................... 241