
Rev. 1.00
279 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
14 Pulse W
idth Modulator (PWM)
Channel 3 Output Configuration Register – CH3OCFR
This register specifies the channel 3 output mode configuration.
Offset:
0x04C
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
Type/Reset
23
22
21
20
19
18
17
16
Reserved
Type/Reset
15
14
13
12
11
10
9
8
Reserved
CH3OM[3]
Type/Reset
RW 0
7
6
5
4
3
2
1
0
Reserved CH3IMAE CH3PRE Reserved
CH3OM[2:0]
Type/Reset
RW 0 RW 0
RW 0 RW 0 RW 0
Bits
Field
Descriptions
[5]
CH3IMAE
Channel 3 Immediate Active Enable
0: No action
1: Single pulse Immediate Active Mode is enabled
The CH3OREF signal will be forced to the compare matched level immediately
after an available trigger event occurs irrespective of the result of the
comparison between the CNTR and the CH3CR values.
The effective duration ends automatically at the next overflow or underflow event.
Note: The CH3IMAE bit is available only if the channel 3 is configured to be operated
in the PWM mode 1 or PWM mode 2.
[4]
CH3PRE
Channel 3 Compare Register (CH3CR) Preload Enable
0: CH3CR preload function is disabled
The CH3CR register can be immediately assigned a new value when the
CH3PRE bit is cleared to 0 and the updated CH3CR value is used immediately.
1: CH3CR preload function is enabled
The new CH3CR value will not be transferred to its shadow register until the
update event occurs.