
Rev. 1.00
97 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
6 Clock Control Unit (CKCU)
Bits
Field
Descriptions
[13]
DBI2C1
I
2
C1 Debug Mode Enable
0: Same behavior as in normal mode
1: I
2
C1 timeout is frozen when the core is halted
Set and reset by software.
[12]
DBI2C0
I
2
C0 Debug Mode Enable
0: Same behavior as in normal mode
1: I
2
C0 timeout is frozen when the core is halted
Set and reset by software.
[11]
DBSPI1
SPI1 Debug Mode Enable
0: Same behavior as in normal mode
1: SPI1 FIFO timeout is frozen when the core is halted
Set and reset by software.
[10]
DBSPI0
SPI0 Debug Mode Enable
0: Same behavior as in normal mode
1: SPI0 FIFO timeout is frozen when the core is halted
Set and reset by software.
[8]
DBUSR
USART Debug Mode Enable
0: Same behavior as in normal mode
1: USART timeout is frozen when the core is halted
Set and reset by software.
[6]
DBGPTM
GPTM Debug Mode Enable
0: GPTM counter continues to count even if the core is halted
1: GPTM counter is stopped when the core is halted
Set and reset by software.
[4]
DBMCTM
MCTM Debug Mode Enable
0: MCTM counter continues even if the core is halted
1: MCTM counter is stopped when the core is halted
Set and reset by software.
[3]
DBWDT
Watchdog Timer Debug Mode Enable
0: Watchdog Timer counter continues to count even if the core is halted
1: Watchdog Timer counter is stopped when the core is halted
Set and reset by software.
[1]
DBDSLP1
Debug Deep-Sleep1
0: LDO = Low power mode, FCLK = Off and HCLK = Off in Deep-Sleep1 mode
1: LDO = On, FCLK = On and HCLK = On in Deep-Sleep1 mode
Set and reset by software.
[0]
DBSLP
Debug Sleep Mode
0: LDO = On, FCLK = On and HCLK = Off in Sleep mode
1: LDO = On, FCLK = On and HCLK = On in Sleep mode
Set and reset by software.