
Rev. 1.00
332 of 486
July 31, 2018
32-Bit Arm
®
Cortex
®
-M0+ MCU
HT32F50231/HT32F50241
16 Motor Control T
imer (MCTM)
16 Motor Control T
imer (MCTM)
Register
Offset
Description
Reset Value
CHBRKCFR
0x06C
Channel Break Configuration Register
0x0000_0000
CHBRKCTR
0x070
Channel Break Control Register
0x0000_0002
DICTR
0x074
Timer Interrupt Control Register
0x0000_0000
EVGR
0x078
Timer Event Generator Register
0x0000_0000
INTSR
0x07C
Timer Interrupt Status Register
0x0000_0000
CNTR
0x080
Timer Counter Register
0x0000_0000
PSCR
0x084
Timer Prescaler Register
0x0000_0000
CRR
0x088
Timer Counter Reload Register
0x0000_FFFF
REPR
0x08C
Timer Repetition Register
0x0000_0000
CH0CCR
0x090
Channel 0 Capture/Compare Register
0x0000_0000
CH1CCR
0x094
Channel 1 Capture/Compare Register
0x0000_0000
CH2CCR
0x098
Channel 2 Capture/Compare Register
0x0000_0000
CH3CCR
0x09C
Channel 3 Capture/Compare Register
0x0000_0000
CH0ACR
0x0A0
Channel 0 Asymmetric Compare Register
0x0000_0000
CH1ACR
0x0A4
Channel 1 Asymmetric Compare Register
0x0000_0000
CH2ACR
0x0A8
Channel 2 Asymmetric Compare Register
0x0000_0000
CH3ACR
0x0AC
Channel 3 Asymmetric Compare Register
0x0000_0000
Register Descriptions
Timer Counter Configuration Register – CNTCFR
This register specifies the MCTM counter configuration.
Offset:
0x000
Reset value: 0x0000_0000
31
30
29
28
27
26
25
24
Reserved
DIR
Type/Reset
RW 0
23
22
21
20
19
18
17
16
Reserved
CMSEL
Type/Reset
RW 0 RW 0
15
14
13
12
11
10
9
8
Reserved
CKDIV
Type/Reset
RW 0 RW 0
7
6
5
4
3
2
1
0
Reserved
UGDIS
UEV1DIS
Type/Reset
RW 0 RW 0
Bits
Field
Descriptions
[24]
DIR
Counting Direction
0: Count-up
1: Count-down
Note: This bit is read only when the Timer is configured to be in the Center-aligned
counting mode.