BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B ro a d c o m C o r p o ra t i o n
Page
iv
Index
Document
1250_1125-UM100CB-R
io_interrupt_addr0
io_interrupt_addr1
io_interrupt_data0
io_interrupt_data1
io_interrupt_data2
io_interrupt_data3
io_interrupt_parity
io_interrupt_status
io_multi_size
io_start_addr
IPv4 Header Checksum
iSCSI
IsocBAR
IsocIgnMask
J
JTAG
JTAG and Debug
L
L1CA
L2 Cache
L2 cache
l2_cache_disable
l2_ecc_tag
l2_misc_config
l2_misc_value
l2_read_tag
l2_way_enable
LDT
ldt_interrupt
ldt_interrupt_clear
LDT_PWROK
LDT_RESET_L
,
,
Line
Line Interface Configuration
Little Endian System
No Swaps
M
MAC Registers
mac_addr
mac_adfilter_cfg
,
,
mac_admask
mac_cfg
,
,
,
,
mac_chlo
,
mac_chup
mac_debug_status
mac_enable
,
mac_ethernet_addr
,
mac_frame_cfg
,
mac_hash
mac_int_mask
,
mac_mdio
mac_rx_fifo_ptrs
mac_status
,
mac_status_0
mac_status_1
mac_status_2
mac_status_debug
mac_status1
mac_status1_0
mac_status1_1
mac_status1_2
mac_thrsh_cfg
mac_txd_ctl
mac_type_cfg
mac_vlantag
,
MACs
mailbox
mailbox_0
mailbox_1
mailbox_cpu
Management Interface to PHY
Mapping
mbox_clear
mbox_clr_cpu
mbox_set
mbox_set_cpu
mc_clock_cfg
,
mc_config
,
,
mc_cs_end
mc_cs_interleave
,
,
mc_cs_start
mc_csN_ba
mc_csN_col
mc_csN_row
mc_dramcmd
,
mc_drammode
,
mc_test_data
mc_test_ecc
mc_timing1
,
mc_timing2
memory barrier
Memory clock
Memory Configurations
Memory Controller Architecture
Memory Locked in the L2 Cache
Memory Mapped Devices
MESI
MII
N
NMI
,
Normal Operation
Not Implemented
O
Open Page policy
Other Documentation
Overview of the ZBbus Protocol
P
P_RESET_L
P_RST_L
Packet FIFO
16-bit encoded mode
16-bit GMII style
8-bit Encoded mode
8-bit EOP flagged
8-bit GMII style
8-bit SOP flagged
CRC
,
flow control
Packet FIFO interface
Packets Dropped by the DMA Channel
Page policy