BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B ro a d c o m C o r p o ra t i o n
Page
v
Index
Document
1250_1125-UM100CB-R
CAS time check
Closed
Hint Based
Open
Pause Frame
Pause frame
pause frame
,
,
,
,
PCI
match byte lanes
access to mailbox registers
Adaptive Extend Register
adaptive retry
Additional Status and Control Register
arbiter
,
BAR
BAR0 Map Table Entry
bus zero
Bypass Control Register
Cache Line Size
ClassRevSet Register
Command Register
Compatibility space
Configuration
configuration
configuration address
Device Mode
device number
DEVSEL
endian policy (BAR0)
errors
Feature Control
function
I/O space
IDSEL generation
INTA Control Register
interrupt acknowledgement
Latency Timer
Little endian system
match bit lanes
memory mapped
ordering rules
Read
Read Host Register
ReadMultiple
register
Status Register
SubSysSet Register
subtractive decode
Timeout Register
VendorIdSet
PCI and HyperTransport Address Range
PCI BAR2
PCI BAR3
PCI Bus and HyperTransport Fabric
PCI Bus To HyperTransport Fabric
PCI Configuration Header
PCI Full Access Space
PCI I/O Space
PCMCIA
attribute memory
status signals
PCMCIA Power Control Pins
pcmcia_cfg
pcmcia_status
PEC
Peer-to-Peer Accesses
perf_cnt
perf_cnt_cfg
Performance Monitoring Features
Performance of the PCI and HyperTransport Interfaces
PERIPH_REV3
,
,
,
,
,
,
,
,
,
,
PHY
Physical Address
Physical Addresses
PLL
Preamble
PrId
,
Protocol Engine and GMII/MII
Protocol Engine Configuration
,
R
R_EXC
,
R_L2HIT
R_SHD
Read Only
Receive Path
Receiver Operation
Reference
Reserved
Reset
RESET_L
,
,
,
RESETOUT_L
,
,
Response Phase
Rings and Chains
RMON
RMON Counters
RMON statistical counters
Row Address
Row, Column and Bank Configuration
RTS
,
S
sb_softres
SCD
,
SDRAM Refresh
SDRAM Timing
ser_addr_mask
ser_clk
ser_cmd
ser_dma_enable
ser_err_mask
ser_int_mask
ser_line_mode
ser_maxfrm_sz
ser_min_frm_sz
ser_minfrm_sz
ser_mode
,
,
ser_rx_rd_thres