BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
238
Section 8: PCI Bus and HyperTransport Fabric
Document
1250_1125-UM100CB-R
44-80
Map Entry Base Address
R/W 000000
Flags
R/W 00
The address mapping table for BAR0, described
in
84
Error Address
R/O xxxxxxxx
This register records the address of every
transaction on the PCI bus. When any of the
error bits in the status register are set the
address in this register is locked, recording the
address of the transaction that experienced the
error. The register is unlocked when software
clears the error status.
88
Additional Status and Command (See
R/W 00000000
This register contains addition command and
status bits.
8C
SubSysSet
R/W 00000000
This register is only accessible from the ZBbus.
When the interface is configured in Device
Mode the value written to this register from the
ZBbus will be read by an external read of
register 2C.
90
SignalIntA
R/W 00000000
Bits 31:1 are R/O 0. Bit 0 can be set from the
ZBbus to assert the INTA pin. Writing this bit
from the PCI has UNPREDICTABLE results.
94
ReadHost
W/O 00000001
This register controls register accesses in
device mode. See
and
“Using the PCI in Device Mode” on page 232
98
Adaptive Extend
R/W xxxxxx00
This register controls performance features.
See
9C
VendorIdSet
R/W 0001166D
This register is only available if the interface Rev
Id is 3 or greater.
This register is only accessible from the ZBbus.
When the interface is configured in Device
Mode the value written to this register from the
ZBbus will be read by an external read of
register 0.
A0
ClassRevSet
R/W 06000003
This register is only available if the interface Rev
Id is 3 or greater.
This register is only accessible from the ZBbus.
When the interface is configured in Device
Mode the value written to this register from the
ZBbus will be read by an external read of
register 4.
A4
BypassCtrl
R/W 00000FFF
This register is only available if the interface Rev
Id is 3 or greater.
This register controls the number of times a
ZBbus initiated write can pass a retrying read
before the read is discarded and a fatal error
signalled.
A8-FC
Reserved
Reserved, accesses will have
UNPREDICTABLE results.
Table 127: PCI Interface Configuration Header (Type 0)
(Cont.)
Offset
Register Bits
Description
31
24
23
16
15
8
7
0