User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 8: PCI Bus and HyperTransport Fabric Page
209
Figure 42: Default Host Mode Memory Map from PCI Bus Master
Upper Memory (B)
BAR 5
BAR 5
Expansion ROM
Forward To HT
PCI Range
BAR 4
SCD
First DRAM Region
Boot ROM
Internal Devices
Unused
PCI/HT Config
8000_0000
6000_0000
4000_0000
0000_0000
01_0000_0000
00_A000_0000
00_0000_0000
Upper Memory (B)
Match bit endian policy
Match byte endian policy
Upper Memory (A)
BAR 5
Match bit endian policy
Upper Memory (A)
BAR 5
Match byte endian policy
Unused
BAR 3: Mailbox CPU1
BAR 2: Mailbox CPU0
Unused
BAR 0:Maps anywhere through Table
(Host Bridge Ignores)
Low Memory
Match bit endian policy
BAR 4
Low Memory
Match byte endian policy
2000_0000
6100_0000
7000_0000
7100_0000
7200_0000
7300_0000
DRAM
Maps to 00_D800_0000
- 00_DFFF_FFFF
With match bit endian policy
PCI/HT I/O Space
HT/PCI Special
L2 Direct Access
Fourth DRAM Region
Third DRAM Region
Second DRAM Region
PCI/HT Memory Space
Match bit endian policy
00_1000_0000
00_1006_0000
00_1009_0000
Generic Bus Devices
(Default for IO_CS0)
00_1FC0_0000
00_2000_0000
00_4000_0000
00_6000_0000
00_8000_0000
00_9000_0000
PCI/HT Memory Space
00_F800_0000
00_E000_0000
00_DE00_0000
00_DC00_0000
00_D800_0000
00_D000_0000
00_C000_0000
E000_0000
C000_0000
A000_0000
Match byte endian policy
00_1FD0_0000
00_1FE0_0000