User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 8: PCI Bus and HyperTransport Fabric Page
193
The PCI and HyperTransport portions of the memory map are shown in
Figure 37: Address Ranges for CPU Access to PCI and HyperTransport
HT Device Expansion Space
(40 bit addressing, selectable endian policy)
Direct Mapped to
00_D8_0000 - 00_DF00_0000
with match bit lane endian policy
PCI/HT Configuration Space (match byte lane)
PCI I/O Devices on PCI Bus (match byte lane)
“PCI I/O” Devices on HT Fabric (match byte lane)
PCI I/O Devices on PCI Bus (match byte lane)
PCI I/O Space Sent to the southbridge either
on PCI or HT with compat bit (match byte lane)
HTInterrupt or EOI cycle
Direct Mapped to 00_4000_0000 - 00_5FFF_FFFF
with match bit lane endian policy
PCI Memory Space Devices (match byte lane)
HT Memory Space Devices
with match byte lane endian policy
PCI Memory Space Devices
with match byte lane endian policy
N
M
L
K
J
I
H
HT Special Functions (match byte lane)
(has FD_2000_0000 added to address)
IACK Read Space (match byte lane)
Run IACK cycle to Southbridge
either on PCI or HT with compat bit
G
F
E
D
C
B
A
F8_0000_0000
80_0000_0000
00_FF00_0000
00_F800_0000
00_DF00_0000
00_DE00_0000
00_DC00_8000
00_DC00_0000
00_D910_0000
00_D900_0000
00_D800_0000
00_8000_0000
00_6000_0000
00_4000_0000
Set by
software
configuration
Set by
software
configuration
Southbridge/Compatibility Devices sent either
00_4100_0000
on PCI or HT with compat bit (match byte lane)
PCI Full Access (match byte lane)
PCI Full Access (match bit lane)
Reserved
FF_FFFF_FFFF
FA_0000_0000
F9_0000_0000
O
P